<strong id="5lvfi"><dl id="5lvfi"></dl></strong>

      • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
        <th id="5lvfi"><progress id="5lvfi"></progress></th>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
        1. <del id="5lvfi"></del>

          首頁 >PLL1>規(guī)格書列表

          型號下載 訂購功能描述制造商 上傳企業(yè)LOGO

          PLL102-05SCL-R

          Low Skew Output Buffer

          DESCRIPTION The PLL102-05 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input o

          文件:222.99 Kbytes 頁數(shù):6 Pages

          PLL

          PLL102-05SC-R

          Low Skew Output Buffer

          DESCRIPTION The PLL102-05 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input o

          文件:222.99 Kbytes 頁數(shù):6 Pages

          PLL

          PLL102-10

          Low Skew Output Buffer

          DESCRIPTION The PLL102-10 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC or MSOP package. It has two outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the

          文件:180.37 Kbytes 頁數(shù):6 Pages

          PLL

          PLL102-108

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-108 is a zero delay buffer that distributes a single-ended clock input to ten pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:165.16 Kbytes 頁數(shù):10 Pages

          PLL

          PLL102-108XC

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-108 is a zero delay buffer that distributes a single-ended clock input to ten pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:165.16 Kbytes 頁數(shù):10 Pages

          PLL

          PLL102-108XI

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-108 is a zero delay buffer that distributes a single-ended clock input to ten pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:165.16 Kbytes 頁數(shù):10 Pages

          PLL

          PLL102-108XM

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-108 is a zero delay buffer that distributes a single-ended clock input to ten pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:165.16 Kbytes 頁數(shù):10 Pages

          PLL

          PLL102-109

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:166.6 Kbytes 頁數(shù):10 Pages

          PLL

          PLL102-109XC

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:166.6 Kbytes 頁數(shù):10 Pages

          PLL

          PLL102-109XI

          Programmable DDR Zero Delay Clock Driver

          DESCRIPTIONS The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purpose

          文件:166.6 Kbytes 頁數(shù):10 Pages

          PLL

          產(chǎn)品屬性

          • 產(chǎn)品編號:

            PLL1

          • 制造商:

            Altech Corporation

          • 類別:

            光電器件 > 配件

          • 包裝:

            散裝

          • 描述:

            LENSPILOT LIGHT 30 MM WHITE

          供應(yīng)商型號品牌批號封裝庫存備注價(jià)格
          24+
          N/A
          65000
          一級代理-主營優(yōu)勢-實(shí)惠價(jià)格-不悔選擇
          詢價(jià)
          BB
          05+
          SSOP20
          4600
          全新原裝進(jìn)口自己庫存優(yōu)勢
          詢價(jià)
          BB
          SSOP
          6
          詢價(jià)
          TI&BB
          17+
          QSOP20
          6200
          100%原裝正品現(xiàn)貨
          詢價(jià)
          BB
          23+
          SSOP-20
          5700
          絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購!
          詢價(jià)
          BB
          25+
          SSOP-20
          2500
          強(qiáng)調(diào)現(xiàn)貨,隨時(shí)查詢!
          詢價(jià)
          TI
          24+
          26
          詢價(jià)
          TI
          05+
          原廠原裝
          2051
          只做全新原裝真實(shí)現(xiàn)貨供應(yīng)
          詢價(jià)
          BB
          25+
          DIP
          18000
          原廠直接發(fā)貨進(jìn)口原裝
          詢價(jià)
          TI
          2016+
          QSOP20
          3500
          只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
          詢價(jià)
          更多PLL1供應(yīng)商 更新時(shí)間2026-1-19 11:06:00
            <strong id="5lvfi"><dl id="5lvfi"></dl></strong>

              • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
                <th id="5lvfi"><progress id="5lvfi"></progress></th>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                1. <del id="5lvfi"></del>
                  四虎成人免费视频一二三四区视频 | 顶级毛片高清免费精品视频 | 日本色情视频网站 | 黄片 操逼 | 亚洲色图 亚洲色图" |