<strong id="5lvfi"><dl id="5lvfi"></dl></strong>

      • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
        <th id="5lvfi"><progress id="5lvfi"></progress></th>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
        1. <del id="5lvfi"></del>

          首頁(yè) >PCK>規(guī)格書列表

          型號(hào)下載 訂購(gòu)功能描述制造商 上傳企業(yè)LOGO

          PCK2510SPW

          50-150 MHz 1:10 SDRAM clock driver

          DESCRIPTION The PCK2510S is a high-performance, low-skew, low-jitter, phase-locked loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The P

          文件:81.51 Kbytes 頁(yè)數(shù):10 Pages

          PHI

          PHI

          PHI

          PCK857

          66-150MHz Phase Locked Loop Differential 1:10 SDRAM Clock Driver

          DESCRIPTION Zero delay buffer to distribute an SSTL differential clock input pair to 10 SSTL_2 differential output pairs. Outputs are slope controlled. External feedback pin for synchronization of the outputs to the input. A CMOS style Enable/Disable pin is provided for low power disable. FEAT

          文件:62.58 Kbytes 頁(yè)數(shù):8 Pages

          PHI

          PHI

          PHI

          PCK857DGG

          66-150MHz Phase Locked Loop Differential 1:10 SDRAM Clock Driver

          DESCRIPTION Zero delay buffer to distribute an SSTL differential clock input pair to 10 SSTL_2 differential output pairs. Outputs are slope controlled. External feedback pin for synchronization of the outputs to the input. A CMOS style Enable/Disable pin is provided for low power disable. FEAT

          文件:62.58 Kbytes 頁(yè)數(shù):8 Pages

          PHI

          PHI

          PHI

          PCK942C

          Low voltage 1 : 18 clock distribution chip

          General description The PCK942C is a 1 : 18 low voltage clock distribution chip with 2.5 V or 3.3 V LVCMOS output capabilities. The device is offered in two versions: the PCK942C has an LVCMOS input clock, while the PCK942P has an LVPECL input clock. The 18 outputs are 2.5 V or 3.3 V LVCMOS compa

          文件:69.12 Kbytes 頁(yè)數(shù):11 Pages

          恩XP

          恩XP

          PCK942CBD

          Low voltage 1 : 18 clock distribution chip

          General description The PCK942C is a 1 : 18 low voltage clock distribution chip with 2.5 V or 3.3 V LVCMOS output capabilities. The device is offered in two versions: the PCK942C has an LVCMOS input clock, while the PCK942P has an LVPECL input clock. The 18 outputs are 2.5 V or 3.3 V LVCMOS compa

          文件:69.12 Kbytes 頁(yè)數(shù):11 Pages

          恩XP

          恩XP

          PCK946

          Low voltage 1 : 10 CMOS clock driver 3-stateable outputs

          General description The PCK946 is a low voltage CMOS 1 : 10 clock buffer. The 10 outputs can be configured into a standard fan-out buffer or into 1× and 1?2× combinations. The ten outputs were designed and optimized to drive 50 ? series or parallel terminated transmission lines. With output-to-ou

          文件:87.89 Kbytes 頁(yè)數(shù):13 Pages

          恩XP

          恩XP

          PCK953

          50-125 MHz PECL input/9 CMOS output 3.3 V PLL clock driver

          DESCRIPTION The PCK953 is a 3.3 V compatible, PLL-based clock driver device targeted for high performance clock tree designs. With output frequencies of up to 125 MHz, and output skews of 100 ps, the PCK953 is ideal for the most demanding clock tree designs. The devices employ a fully differentia

          文件:71.1 Kbytes 頁(yè)數(shù):8 Pages

          PHI

          PHI

          PHI

          PCK953

          20 MHz to 125 MHz PECL input, 9 CMOS output, 3.3 V PLL

          General description The PCK953 is a 3.3 V compatible, PLL-based clock driver device targeted for high performance clock tree designs. With output frequencies of up to 125 MHz, and output skews of 100 ps, the PCK953 is ideal for the most demanding clock tree designs. The devices employ a fully dif

          文件:92.41 Kbytes 頁(yè)數(shù):15 Pages

          恩XP

          恩XP

          PCK953BD

          20 MHz to 125 MHz PECL input, 9 CMOS output, 3.3 V PLL

          General description The PCK953 is a 3.3 V compatible, PLL-based clock driver device targeted for high performance clock tree designs. With output frequencies of up to 125 MHz, and output skews of 100 ps, the PCK953 is ideal for the most demanding clock tree designs. The devices employ a fully dif

          文件:92.41 Kbytes 頁(yè)數(shù):15 Pages

          恩XP

          恩XP

          PCK953BD

          50-125 MHz PECL input/9 CMOS output 3.3 V PLL clock driver

          DESCRIPTION The PCK953 is a 3.3 V compatible, PLL-based clock driver device targeted for high performance clock tree designs. With output frequencies of up to 125 MHz, and output skews of 100 ps, the PCK953 is ideal for the most demanding clock tree designs. The devices employ a fully differentia

          文件:71.1 Kbytes 頁(yè)數(shù):8 Pages

          PHI

          PHI

          PHI

          技術(shù)參數(shù)

          • 額定電壓[Vdc]:

            2.5

          • 額定靜電容量[μF]:

            1

          • 額定靜電容量容許差[%]:

            -20~20

          • 產(chǎn)品直徑: D[㎜]:

            10.0

          • 產(chǎn)品高度: L[㎜]:

            8.0

          • 類別下限溫度[℃]:

            -55

          • 類別上限溫度[℃]:

            105

          • 耐久性[h]:

            2

          • 參考重量[g]:

            0.85

          • 損耗角正切(tanδ):

            0.12

          • 漏電流[μA]:

            900

          • 額定紋波電流1(mArms):

            5

          • ESR(mΩ)(20℃/100kHz):

            9

          • 最小包裝單位:

            500

          • 品種:

            芯片類型

          • 產(chǎn)品概要:

            超低ESR產(chǎn)品

          • 有無(wú)極性:

            極性

          • 耐振動(dòng)對(duì)應(yīng)品:

            不兼容的產(chǎn)品

          • 低溫ESR規(guī)定品:

            非標(biāo)產(chǎn)品

          • 符合AEC-Q200:

            合規(guī)產(chǎn)品

          • 音響品:

            不兼容的產(chǎn)品

          供應(yīng)商型號(hào)品牌批號(hào)封裝庫(kù)存備注價(jià)格
          OEG
          2023+環(huán)?,F(xiàn)貨
          專業(yè)繼電器
          6800
          專注軍工、汽車、醫(yī)療、工業(yè)等方案配套一站式服務(wù)
          詢價(jià)
          PHI
          02+
          QFP32
          1200
          全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì)
          詢價(jià)
          恩XP
          09+
          TSSOP
          5500
          原裝無(wú)鉛,優(yōu)勢(shì)熱賣
          詢價(jià)
          PHIL
          24+/25+
          17
          原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu)
          詢價(jià)
          PHI
          25+
          TSSOP
          18000
          原廠直接發(fā)貨進(jìn)口原裝
          詢價(jià)
          PHI
          25+
          TSSOP24
          1745
          ⊙⊙新加坡大量現(xiàn)貨庫(kù)存,深圳常備現(xiàn)貨!歡迎查詢!⊙
          詢價(jià)
          PHI
          00+
          SOP48
          49
          全新原裝100真實(shí)現(xiàn)貨供應(yīng)
          詢價(jià)
          PHI
          23+
          TSSOP/48
          7000
          絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)!
          詢價(jià)
          恩XP
          25+
          MSOP8
          75
          百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
          詢價(jià)
          TI
          17+
          SOT-153
          6200
          100%原裝正品現(xiàn)貨
          詢價(jià)
          更多PCK供應(yīng)商 更新時(shí)間2024-3-26 15:06:00
            <strong id="5lvfi"><dl id="5lvfi"></dl></strong>

              • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
                <th id="5lvfi"><progress id="5lvfi"></progress></th>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                1. <del id="5lvfi"></del>
                  色中色在线视频 | 亚洲电影一区二区 | 操比在线观看 | 麻豆在传媒二区三区四区五区六区七区 | 亚洲av网站在线观看 |