| 型號 | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
|---|---|---|---|---|
絲印:MK2049-45SILF;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK PLL Features ? Packaged in 20 pin SOIC ? 3.3 V + 5 operation ? Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E ? Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz ? Locks to 文件:410.92 Kbytes 頁數(shù):11 Pages | RENESAS 瑞薩 | RENESAS | ||
3.3V Communications Clock PLL Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication. 文件:182.72 Kbytes 頁數(shù):9 Pages | ICST | ICST | ||
3.3V Communications Clock PLL Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication. 文件:182.72 Kbytes 頁數(shù):9 Pages | ICST | ICST | ||
絲?。?a target="_blank" title="Marking" href="/mk2049-45si/marking.html">MK2049-45SI;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK PLL Features ? Packaged in 20 pin SOIC ? 3.3 V + 5 operation ? Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E ? Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz ? Locks to 文件:410.92 Kbytes 頁數(shù):11 Pages | RENESAS 瑞薩 | RENESAS | ||
COMMUNICATIONS CLOCK JITTER ATTENUATOR Features ? Excellent jitter attenuation for telecom clocks ? Also serves as a general purpose clock jitter attenuator for distributed system clocks and recovered data or video clocks ? 2:1 Input MUX for input reference clocks ? No switching glitches on output ? VCXO-based clock generation o 文件:413.81 Kbytes 頁數(shù):12 Pages | RENESAS 瑞薩 | RENESAS | ||
Communications Clock Jitter Attenuator Description The MK2058-01 is a VCXO (Voltage Controlled Crystal Oscillator) based clock jitter attenuator designed for system clock distribution applications. This monolithic IC, combined with an external inexpensive quartz crystal, can be used to replace a more costly hybrid VCXO retiming module 文件:150.08 Kbytes 頁數(shù):10 Pages | ICST | ICST | ||
Communications Clock Jitter Attenuator Description The MK2058-01 is a VCXO (Voltage Controlled Crystal Oscillator) based clock jitter attenuator designed for system clock distribution applications. This monolithic IC, combined with an external inexpensive quartz crystal, can be used to replace a more costly hybrid VCXO retiming module 文件:150.08 Kbytes 頁數(shù):10 Pages | ICST | ICST | ||
絲?。?a target="_blank" title="Marking" href="/mk2058-01silf/marking.html">MK2058-01SILF;Package:SOIC;COMMUNICATIONS CLOCK JITTER ATTENUATOR Features ? Excellent jitter attenuation for telecom clocks ? Also serves as a general purpose clock jitter attenuator for distributed system clocks and recovered data or video clocks ? 2:1 Input MUX for input reference clocks ? No switching glitches on output ? VCXO-based clock generation o 文件:413.81 Kbytes 頁數(shù):12 Pages | RENESAS 瑞薩 | RENESAS | ||
絲?。?a target="_blank" title="Marking" href="/mk2058-01silf/marking.html">MK2058-01SILF;Package:SOIC;COMMUNICATIONS CLOCK JITTER ATTENUATOR Features ? Excellent jitter attenuation for telecom clocks ? Also serves as a general purpose clock jitter attenuator for distributed system clocks and recovered data or video clocks ? 2:1 Input MUX for input reference clocks ? No switching glitches on output ? VCXO-based clock generation o 文件:413.81 Kbytes 頁數(shù):12 Pages | RENESAS 瑞薩 | RENESAS | ||
Communications Clock Jitter Attenuator Description The MK2058-01 is a VCXO (Voltage Controlled Crystal Oscillator) based clock jitter attenuator designed for system clock distribution applications. This monolithic IC, combined with an external inexpensive quartz crystal, can be used to replace a more costly hybrid VCXO retiming module 文件:150.08 Kbytes 頁數(shù):10 Pages | ICST | ICST |
| 供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
|---|---|---|---|---|---|---|---|
MICROCLOCK |
SSOP |
10 |
詢價(jià) | ||||
IDT |
17+ |
SOIC-20 |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) | ||
24+ |
5000 |
公司存貨 |
詢價(jià) | ||||
MICROCLOCK |
25+ |
SOP-20 |
18000 |
原廠直接發(fā)貨進(jìn)口原裝 |
詢價(jià) | ||
MICROCLOCK |
24+ |
SOP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
ICS |
24+ |
SOP-20 |
5632 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢庫存! |
詢價(jià) | ||
ICS |
23+ |
SOIC20 |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
UCLOCK |
00+ |
SOP20 |
2255 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價(jià) | ||
TOSHIBA |
24+ |
原廠封裝 |
650 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
MICROCLOCK |
9950 |
SOP |
1120 |
全新原裝現(xiàn)貨100真實(shí)自己公司 |
詢價(jià) |
相關(guān)規(guī)格書
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074
- TL074A
- TL074-EP
- TL074H
- SN65LVDT3486AD
- PS9307L2
- PS9332L
- PS9313L
- PS9307AL
- PS9351L2
- PS9331L
相關(guān)庫存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- TL074
- TL074
- TL074
- TL074B
- TL074M
- SN65LVDT3486B
- PS9351L
- PS9317L2
- PS9313L2
- PS9309L2
- PS9308L2
- PS9306L2
- PS9305L

