<thead id="6dxzi"><s id="6dxzi"></s></thead>

    <strike id="6dxzi"><object id="6dxzi"><label id="6dxzi"></label></object></strike>

      <track id="6dxzi"><b id="6dxzi"></b></track>
    <th id="6dxzi"><input id="6dxzi"></input></th>

    <i id="6dxzi"><nobr id="6dxzi"></nobr></i>

    首頁 >MK2>規(guī)格書列表

    型號(hào)下載 訂購功能描述制造商 上傳企業(yè)LOGO

    MK2049-34SI

    3.3 V Communications Clock PLL

    Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

    文件:135.66 Kbytes 頁數(shù):11 Pages

    ICST

    MK2049-34SITR

    3.3 V Communications Clock PLL

    Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

    文件:135.66 Kbytes 頁數(shù):11 Pages

    ICST

    MK2049-34SITR

    絲印:MK2049-34SI;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

    Features ? Packaged in 20-pin SOIC ? 3.3 V + 5 operation ? Fixed I/O phase relationship on all selections ? Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E ? Accepts multiple inputs: 8

    文件:256.38 Kbytes 頁數(shù):10 Pages

    RENESAS

    瑞薩

    MK2049-35

    3.3 V Communications Clock PLL

    Description The MK2049-35 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-35 generates T1, E1, T3, E3, OC3/3, Gigabit Ethernet, and other communications frequencies. This allows for the generation o

    文件:125.68 Kbytes 頁數(shù):10 Pages

    ICST

    MK2049-35SI

    3.3 V Communications Clock PLL

    Description The MK2049-35 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-35 generates T1, E1, T3, E3, OC3/3, Gigabit Ethernet, and other communications frequencies. This allows for the generation o

    文件:125.68 Kbytes 頁數(shù):10 Pages

    ICST

    MK2049-35SITR

    3.3 V Communications Clock PLL

    Description The MK2049-35 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-35 generates T1, E1, T3, E3, OC3/3, Gigabit Ethernet, and other communications frequencies. This allows for the generation o

    文件:125.68 Kbytes 頁數(shù):10 Pages

    ICST

    MK2049-36

    3.3 V Communications Clock PLL

    Description The MK2049-36 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-36 generates T1, E1, T3, E3, OC3/3, Gigabit Ethernet, and other communications frequencies. This allows for the generation o

    文件:125.94 Kbytes 頁數(shù):10 Pages

    ICST

    MK2049-36

    3.3 VOLT COMMUNICATIONS CLOCK PLL

    Features ? Packaged in 20 pin SOIC ? Pb (lead) free package ? 3.3 V + 5 operation ? Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E ? Accepts multiple inputs: 8 kHz backplane clock or

    文件:248.79 Kbytes 頁數(shù):9 Pages

    RENESAS

    瑞薩

    MK2049-36SI

    3.3 V Communications Clock PLL

    Description The MK2049-36 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-36 generates T1, E1, T3, E3, OC3/3, Gigabit Ethernet, and other communications frequencies. This allows for the generation o

    文件:125.94 Kbytes 頁數(shù):10 Pages

    ICST

    MK2049-36SILF

    絲印:MK2049-36SILF;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK PLL

    Features ? Packaged in 20 pin SOIC ? Pb (lead) free package ? 3.3 V + 5 operation ? Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E ? Accepts multiple inputs: 8 kHz backplane clock or

    文件:248.79 Kbytes 頁數(shù):9 Pages

    RENESAS

    瑞薩

    供應(yīng)商型號(hào)品牌批號(hào)封裝庫存備注價(jià)格
    MK
    16+
    SOP
    133
    全新原裝現(xiàn)貨
    詢價(jià)
    OMRON
    23+
    繼電器
    3000
    原裝正品假一罰百!可開增票!
    詢價(jià)
    FREESCALE
    21+
    WLCSP80
    10000
    只做原裝,質(zhì)量保證
    詢價(jià)
    UCLOCK
    2022+
    SOP-8
    3670
    原廠代理 終端免費(fèi)提供樣品
    詢價(jià)
    MATRIX
    25+
    光電元件
    259
    就找我吧!--邀您體驗(yàn)愉快問購元件!
    詢價(jià)
    恩XP
    25
    SMD/SMT
    6000
    原裝正品
    詢價(jià)
    FREESCALE
    25+
    BGA121
    8880
    原裝認(rèn)準(zhǔn)芯澤盛世!
    詢價(jià)
    24+
    SMD
    2000
    現(xiàn)貨
    詢價(jià)
    恩XP
    24+
    LQFP144
    600
    全新原裝,一手貨源,全場(chǎng)熱賣!
    詢價(jià)
    23+
    SOP-8
    9500
    正品原裝貨價(jià)格低
    詢價(jià)
    更多MK2供應(yīng)商 更新時(shí)間2026-1-21 10:01:00

    <thead id="6dxzi"><s id="6dxzi"></s></thead>

      <strike id="6dxzi"><object id="6dxzi"><label id="6dxzi"></label></object></strike>

        <track id="6dxzi"><b id="6dxzi"></b></track>
      <th id="6dxzi"><input id="6dxzi"></input></th>

      <i id="6dxzi"><nobr id="6dxzi"></nobr></i>
      69视频在线播放 | 欧美大香蕉在线视频 | 日韩精品一区二区三区四区苍老师 | 国产伦理,久久做,天天做 | 老司机AV| 久久大香蕉网 | 爱婷婷五月丁香 | 久久久六月 | 操逼操逼操 | av天堂成人片 |