<strong id="5lvfi"><dl id="5lvfi"></dl></strong>

      • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
        <th id="5lvfi"><progress id="5lvfi"></progress></th>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
        1. <del id="5lvfi"></del>

          首頁 >CDC509>規(guī)格書列表

          型號下載 訂購功能描述制造商 上傳企業(yè)LOGO

          CDC509

          3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          Use CDCVF2509A as a Replacement for this Device Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs Separate Output Enable for Each Output Bank External Feedback (FBIN) Pin Is Used to Synchronize

          文件:447.38 Kbytes 頁數(shù):14 Pages

          TI

          德州儀器

          CDC509

          3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          文件:132.48 Kbytes 頁數(shù):9 Pages

          TI

          德州儀器

          CDC509

          3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          文件:612.1 Kbytes 頁數(shù):13 Pages

          TI

          德州儀器

          CDC509

          3.3V 相位鎖定環(huán)路時鐘驅(qū)動器

          The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC509 operates at 3 ? Use CDCVF2509A as a Replacement for this Device\n? Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications\n? Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs\n? Separate Output Enable for Each Output Bank\n? External Feedback (FBIN) Pin Is Used to Synchron;

          TI

          德州儀器

          CDC509PWR

          絲?。?a target="_blank" title="Marking" href="/ck509/marking.html">CK509;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          Use CDCVF2509A as a Replacement for this Device Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs Separate Output Enable for Each Output Bank External Feedback (FBIN) Pin Is Used to Synchronize

          文件:447.38 Kbytes 頁數(shù):14 Pages

          TI

          德州儀器

          CDC509PWR.B

          絲印:CK509;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          Use CDCVF2509A as a Replacement for this Device Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs Separate Output Enable for Each Output Bank External Feedback (FBIN) Pin Is Used to Synchronize

          文件:447.38 Kbytes 頁數(shù):14 Pages

          TI

          德州儀器

          CDC509PWRG4

          絲?。?a target="_blank" title="Marking" href="/ck509/marking.html">CK509;Package:TSSOP;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          Use CDCVF2509A as a Replacement for this Device Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs Separate Output Enable for Each Output Bank External Feedback (FBIN) Pin Is Used to Synchronize

          文件:447.38 Kbytes 頁數(shù):14 Pages

          TI

          德州儀器

          CDC509_15

          3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          文件:612.1 Kbytes 頁數(shù):13 Pages

          TI

          德州儀器

          CDC509PW

          3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          文件:132.48 Kbytes 頁數(shù):9 Pages

          TI

          德州儀器

          CDC509PWR

          3.3-V PHASE-LOCK LOOP CLOCK DRIVER

          文件:612.1 Kbytes 頁數(shù):13 Pages

          TI

          德州儀器

          技術(shù)參數(shù)

          • Additive RMS jitter (Typ) (fs):

            200

          • Output frequency (Max) (MHz):

            125

          • Number of outputs:

            9

          • Output supply voltage (V):

            3.3

          • Core supply voltage (V):

            3.3

          • Output skew (ps):

            200

          • Operating temperature range (C):

            0 to 70

          • Rating:

            Catalog

          • Output type:

            TTL

          • Input type:

            TTL

          供應(yīng)商型號品牌批號封裝庫存備注價格
          TI德州儀器
          22+
          24000
          原裝正品現(xiàn)貨,實單可談,量大價優(yōu)
          詢價
          TI
          25+
          TSSOP24
          18000
          原廠直接發(fā)貨進(jìn)口原裝
          詢價
          TI
          2015+
          SOP
          19889
          一級代理原裝現(xiàn)貨,特價熱賣!
          詢價
          TI
          23+
          TSSOP-24
          7000
          絕對全新原裝!100%保質(zhì)量特價!請放心訂購!
          詢價
          TI
          25+
          TSSOP24
          5000
          主打產(chǎn)品,長備大量現(xiàn)貨
          詢價
          BB/TI
          24+
          TSSOP24
          5650
          公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存!
          詢價
          TI
          16+
          TSSOP24
          8000
          原裝現(xiàn)貨請來電咨詢
          詢價
          TI
          24+
          TSSOP24
          12
          詢價
          TI
          23+
          TSSOP-24
          5000
          原裝正品,假一罰十
          詢價
          TI
          23+
          TSSOP24
          8560
          受權(quán)代理!全新原裝現(xiàn)貨特價熱賣!
          詢價
          更多CDC509供應(yīng)商 更新時間2026-1-19 8:01:00
            <strong id="5lvfi"><dl id="5lvfi"></dl></strong>

              • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
                <th id="5lvfi"><progress id="5lvfi"></progress></th>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                1. <del id="5lvfi"></del>
                  国产一级二级三级在线观看 | 五月天黄色小说 | 成人污污污www | 黄色黄片在线免费观看 | 欧美日韩高清一区二区 |