首頁 >CD74ACT109>規(guī)格書列表
| 型號 | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
|---|---|---|---|---|
CD74ACT109 | DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, 文件:412.14 Kbytes 頁數(shù):14 Pages | TI 德州儀器 | TI | |
CD74ACT109 | DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET 文件:337.77 Kbytes 頁數(shù):10 Pages | TI 德州儀器 | TI | |
CD74ACT109 | Dual j-k Flip-Flop with Set and Reset 文件:228.31 Kbytes 頁數(shù):8 Pages | TI 德州儀器 | TI | |
CD74ACT109 | DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET 文件:349.71 Kbytes 頁數(shù):11 Pages | TI 德州儀器 | TI | |
CD74ACT109 | 具有設(shè)置和復(fù)位端的雙路正邊沿觸發(fā)式 J-K 觸發(fā)器 The ?ACT109 devices contain two independent J-K\\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K\\ inputs meeting the ? Inputs Are TTL-Voltage Compatible\n? Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption\n? Balanced Propagation Delays\n? ±24-mA Output Drive Current \n? Fanout to 15 F Devices\n \n? SCR-Latchup-Resistant CMOS Process and Circuit Design\n? Exceeds 2-kV ESD Protection Per M; | TI 德州儀器 | TI | |
絲?。?a target="_blank" title="Marking" href="/cd74act109e/marking.html">CD74ACT109E;Package:PDIP;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, 文件:412.14 Kbytes 頁數(shù):14 Pages | TI 德州儀器 | TI | ||
絲?。?a target="_blank" title="Marking" href="/cd74act109e/marking.html">CD74ACT109E;Package:PDIP;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, 文件:412.14 Kbytes 頁數(shù):14 Pages | TI 德州儀器 | TI | ||
絲?。?a target="_blank" title="Marking" href="/act109m/marking.html">ACT109M;Package:SOIC;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, 文件:412.14 Kbytes 頁數(shù):14 Pages | TI 德州儀器 | TI | ||
絲?。?a target="_blank" title="Marking" href="/act109m/marking.html">ACT109M;Package:SOIC;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, 文件:412.14 Kbytes 頁數(shù):14 Pages | TI 德州儀器 | TI | ||
絲印:ACT109M;Package:SOIC;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, 文件:412.14 Kbytes 頁數(shù):14 Pages | TI 德州儀器 | TI |
技術(shù)參數(shù)
- Technology Family:
ACT
- Supply voltage (Min) (V):
4.5
- Supply voltage (Max) (V):
5.5
- Input type:
TTL
- Output type:
Push-Pull
- Clock Frequency (MHz):
100
- ICC (Max) (uA):
80
- IOL (Max) (mA):
24
- IOH (Max) (mA):
-24
- Features:
Balanced outputs
| 供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
|---|---|---|---|---|---|---|---|
TI |
25+ |
- |
21000 |
原裝正品現(xiàn)貨,原廠訂貨,可支持含稅原型號開票。 |
詢價 | ||
harris |
16+ |
原廠封裝 |
10000 |
全新原裝正品,代理優(yōu)勢渠道供應(yīng),歡迎來電咨詢 |
詢價 | ||
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實單可談,量大價優(yōu) |
詢價 | |||
24+ |
N/A |
76000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
TI |
25+ |
- |
20948 |
樣件支持,可原廠排單訂貨! |
詢價 | ||
RCA |
24+/25+ |
60 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
HAR |
2015+ |
SOP/DIP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
TI |
24+ |
SOIC16 |
55 |
詢價 | |||
TI |
25+ |
SOIC16 |
4500 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
TI |
23+ |
16-SOIC |
65600 |
詢價 |
相關(guān)規(guī)格書
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074
相關(guān)庫存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074

