<strong id="5lvfi"><dl id="5lvfi"></dl></strong>

      • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
        <th id="5lvfi"><progress id="5lvfi"></progress></th>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
        1. <del id="5lvfi"></del>

          首頁>TEST>規(guī)格書詳情

          TEST中文資料ETC數(shù)據(jù)手冊PDF規(guī)格書

          PDF無圖
          廠商型號

          TEST

          功能描述

          Low-voltage translating, 8-bit I2C-bus/SMBus I/O expander with interrupt output, reset, and configuration registers

          文件大小

          2.69696 Mbytes

          頁面數(shù)量

          49

          生產(chǎn)廠商

          ETC List of Unclassifed Manufacturers

          中文名稱

          未分類制造商

          數(shù)據(jù)手冊

          下載地址一下載地址二

          更新時間

          2026-1-20 15:28:00

          人工找貨

          TEST價格和庫存,歡迎聯(lián)系客服免費人工找貨

          TEST規(guī)格書詳情

          1. General description

          The PCAL6408A is an 8-bit general-purpose I/O expander that provides remote I/O

          expansion for most microcontroller families via the I2C-bus interface.

          恩XP I/O expanders provide a simple solution when additional I/Os are needed while

          keeping interconnections to a minimum, for example, in battery-powered mobile

          applications for interfacing to sensors, push buttons, keypad, etc. In addition to providing

          a flexible set of GPIOs, it simplifies interconnection of a processor running at one voltage

          level to I/O devices operating at a different (usually higher) voltage level. The PCAL6408A

          has built-in level shifting feature that makes these devices extremely flexible in mixed

          signal environments where communication between incompatible I/O voltages is required.

          Its wide VDD range of 1.65 V to 5.5 V on the dual power rail allows seamless

          communications with next-generation low voltage microprocessors and microcontrollers

          on the interface side (SDA/SCL) and peripherals at a higher voltage on the port side.

          There are two supply voltages for PCAL6408A: VDD(I2C-bus) and VDD(P). VDD(I2C-bus)

          provides the supply voltage for the interface at the master side (for example, a

          microcontroller) and the VDD(P) provides the supply for core circuits and Port P. The

          bidirectional voltage level translation in the PCAL6408A is provided through VDD(I2C-bus).

          VDD(I2C-bus) should be connected to the VDD of the external SCL/SDA lines. This indicates

          the VDD level of the I2C-bus to the PCAL6408A, while the voltage level on Port P of the

          PCAL6408A is determined by the VDD(P).

          The PCAL6408A contains the PCA6408A register set of 8-bit Configuration, Input, Output,

          and Polarity Inversion registers and additionally, the PCAL6408A has Agile I/O, which are

          additional features specifically designed to enhance the I/O. These additional features

          are: programmable output drive strength, latchable inputs, programmable

          pull-up/pull-down resistors, maskable interrupt, interrupt status register, programmable

          open-drain or push-pull outputs. The PCAL6408A is a pin-to-pin replacement to the

          PCA6408A, however, the PCAL6408A powers up with all I/O interrupts masked. This

          mask default allows for a board bring-up free of spurious interrupts at power-up.

          At power-on, the I/Os are configured as inputs. However, the system master can enable

          the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for

          each input or output is kept in the corresponding input or output register. The polarity of

          the Input Port register can be inverted with the Polarity Inversion register, saving external

          logic gates. Programmable pull-up and pull-down resistors eliminate the need for discrete

          components

          The system master can reset the PCAL6408A in the event of a time-out or other improper

          operation by asserting a LOW in the RESET input. The power-on reset puts the registers

          in their default state and initializes the I2C-bus/SMBus state machine. The RESET pin

          causes the same reset/initialization to occur without de-powering the part.

          The PCAL6408A open-drain interrupt (INT) output is activated when any input state differs

          from its corresponding Input Port register state and is used to indicate to the system

          master that an input state has changed.

          INT can be connected to the interrupt input of a microcontroller. By sending an interrupt

          signal on this line, the remote I/O can inform the microcontroller if there is incoming data

          on its ports without having to communicate via the I2C-bus. Thus, the PCAL6408A can

          remain a simple slave device. The input latch feature holds or latches the input pin state

          and keeps the logic values that created the interrupt until the master can service the

          interrupt. This minimizes the host’s interrupt service response for fast moving inputs.

          The device Port P outputs have 25 mA sink capabilities for directly driving LEDs while

          consuming low device current.

          One hardware pin (ADDR) can be used to program and vary the fixed I2C-bus address

          and allow up to two devices to share the same I2C-bus or SMBus.

          2. Features and benefits

          ? I

          2C-bus to parallel port expander

          ? Operating power supply voltage range of 1.65 V to 5.5 V

          ? Allows bidirectional voltage-level translation and GPIO expansion between:

          ? 1.8 V SCL/SDA and 1.8 V, 2.5 V, 3.3 V or 5 V Port P

          ? 2.5 V SCL/SDA and 1.8 V, 2.5 V, 3.3 V or 5 V Port P

          ? 3.3 V SCL/SDA and 1.8 V, 2.5 V, 3.3 V or 5 V Port P

          ? 5 V SCL/SDA and 1.8 V, 2.5 V, 3.3 V or 5 V Port P

          ? Low standby current consumption of 1 ?A

          ? Schmitt-trigger action allows slow input transition and better switching noise immunity

          at the SCL and SDA inputs

          ? Vhys = 0.18 V (typical) at 1.8 V

          ? Vhys = 0.25 V (typical) at 2.5 V

          ? Vhys = 0.33 V (typical) at 3.3 V

          ? Vhys = 0.5 V (typical) at 5 V

          ? 5 V tolerant I/O ports

          ? Active LOW reset input (RESET)

          ? Open-drain active LOW interrupt output (INT)

          ? 400 kHz Fast-mode I2C-bus

          ? Internal power-on reset

          ? Power-up with all channels configured as inputs

          ? No glitch on power-up

          ? Noise filter on SCL/SDA inputs

          ? Latched outputs with 25 mA drive maximum capability for directly driving LEDs

          ? Latch-up performance exceeds 100 mA per JESD 78, Class II

          ? ESD protection exceeds JESD 22

          ? 2000 V Human-Body Model (A114-A)

          ? 1000 V Charged-Device Model (C101)

          ? Packages offered: HVQFN16, TSSOP16, XQFN16,

          XFBGA16 (1.6 mm ? 1.6 mm ? 0.5 mm)

          2.1 Agile I/O features

          ? Software backward compatible with PCA6408A with interrupts disabled at power-up

          ? Pin-to-pin drop-in replacement for PCA6408A

          ? Output port configuration: bank selectable push-pull or open-drain output stages

          ? Interrupt status: read-only register identifies the source of an interrupt

          ? Bit-wise I/O programming features:

          ? Output drive strength: four programmable drive strengths to reduce rise and fall

          times in low-capacitance applications

          ? Input latch: Input Port register values changes are kept until the Input Port register

          is read

          ? Pull-up/pull-down enable: floating input or pull-up/pull-down resistor enable

          ? Pull-up/pull-down selection: 100 k? pull-up/pull-down resistor selection

          ? Interrupt mask: mask prevents the generation of the interrupt when input changes

          state to prevent spurious interrupts

          產(chǎn)品屬性

          • 型號:

            TEST

          • 制造商:

            Sliger Designs, Inc.

          • 功能描述:

            TEST - Virtual or Non-Physical Inventory(Software & Literature)

          • 制造商:

            Panasonic Industrial Company

          • 功能描述:

            INSTRUCT BOOK

          供應商 型號 品牌 批號 封裝 庫存 備注 價格
          SAMSUNG
          24+
          TSSOP
          16800
          絕對原裝進口現(xiàn)貨 假一賠十 價格優(yōu)勢!?
          詢價
          SEC
          25+
          DIP32
          3629
          原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電!
          詢價
          Vishay(威世)
          24+
          徑向,側視圖
          6000
          全新原廠原裝正品現(xiàn)貨,低價出售,實單可談
          詢價
          N/A
          RING2PIN
          8560
          一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
          詢價
          DENSO
          23+24
          28950
          原裝現(xiàn)貨.優(yōu)勢熱賣.終端BOM表可配單
          詢價
          CJ/長電
          24+
          84000
          只做原裝進口現(xiàn)貨
          詢價
          Phoenix/菲尼克斯
          23/24+
          1212211
          4123
          優(yōu)勢特價 原裝正品 全產(chǎn)品線技術支持
          詢價
          ADI/亞德諾
          2019+
          SOP-8
          880000
          明嘉萊只做原裝正品現(xiàn)貨
          詢價
          CJ/長電
          2447
          SMD
          100500
          一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
          詢價
          ADI/亞德諾
          2023+
          SMD
          6895
          原廠全新正品旗艦店優(yōu)勢現(xiàn)貨
          詢價
            <strong id="5lvfi"><dl id="5lvfi"></dl></strong>

              • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
                <th id="5lvfi"><progress id="5lvfi"></progress></th>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                1. <del id="5lvfi"></del>
                  大香蕉黄色电影网站 | 免费毛片+一区二区三区 | 91这里只有精品视频 | 精品日P| 国产7777 |