<strong id="5lvfi"><dl id="5lvfi"></dl></strong>

      • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
        <th id="5lvfi"><progress id="5lvfi"></progress></th>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
          <strong id="5lvfi"><form id="5lvfi"></form></strong>
        1. <del id="5lvfi"></del>

          首頁>MPC8541EVTAPF>規(guī)格書詳情

          MPC8541EVTAPF中文資料飛思卡爾數(shù)據(jù)手冊PDF規(guī)格書

          PDF無圖
          廠商型號

          MPC8541EVTAPF

          功能描述

          PowerQUICC??III Integrated Communications Processor Hardware Specifications

          文件大小

          1.23766 Mbytes

          頁面數(shù)量

          84

          生產(chǎn)廠商

          FREESCALE Freescale Semiconductor, Inc

          中文名稱

          飛思卡爾 飛思卡爾半導(dǎo)體

          網(wǎng)址

          網(wǎng)址

          數(shù)據(jù)手冊

          下載地址一下載地址二到原廠下載

          更新時間

          2026-1-19 15:10:00

          人工找貨

          MPC8541EVTAPF價格和庫存,歡迎聯(lián)系客服免費人工找貨

          MPC8541EVTAPF規(guī)格書詳情

          The MPC8541E integrates a PowerPC? processor core built on Power Architecture? technology with system logic required for networking, telecommunications, and wireless infrastructure applications. The MPC8541E is a member of the PowerQUICC? III family of devices that combine system-level support for industry-standard interfaces with processors that implement the embedded category of the Power Architecture technology. For functional characteristics of the processor, refer to the MPC8555E PowerQUICC? III Integrated Communications Processor Reference Manual.

          Overview

          The following section provides a high-level overview of the MPC8541E features. Figure 1 shows the major functional units within the MPC8541E.

          Key Features

          The following lists an overview of the MPC8541E feature set.

          ? Embedded e500 Book E-compatible core

          — High-performance, 32-bit Book E-enhanced core that implements the PowerPC architecture

          — Dual-issue superscalar, 7-stage pipeline design

          — 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection

          — Lockable L1 caches—entire cache or on a per-line basis

          — Separate locking for instructions and data

          — Single-precision floating-point operations

          — Memory management unit especially designed for embedded applications

          — Enhanced hardware and software debug support

          — Dynamic power management

          — Performance monitor facility

          ? Security Engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, IEEE Std 802.11i?, iSCSI, and IKE processing. The Security Engine contains 4 Crypto-channels, a Controller, and a set of crypto Execution Units (EUs). The Execution Units are:

          — Public Key Execution Unit (PKEU) supporting the following:

          – RSA and Diffie-Hellman

          – Programmable field size up to 2048-bits

          – Elliptic curve cryptography

          – F2m and F(p) modes

          – Programmable field size up to 511-bits

          — Data Encryption Standard Execution Unit (DEU)

          – DES, 3DES

          – Two key (K1, K2) or Three Key (K1, K2, K3)

          – ECB and CBC modes for both DES and 3DES

          — Advanced Encryption Standard Unit (AESU)

          – Implements the Rinjdael symmetric key cipher

          – Key lengths of 128, 192, and 256 bits.Two key

          – ECB, CBC, CCM, and Counter modes

          — ARC Four execution unit (AFEU)

          – Implements a stream cipher compatible with the RC4 algorithm

          – 40- to 128-bit programmable key

          — Message Digest Execution Unit (MDEU)

          – SHA with 160-bit or 256-bit message digest

          – MD5 with 128-bit message digest

          – HMAC with either algorithm

          — Random Number Generator (RNG)

          — 4 Crypto-channels, each supporting multi-command descriptor chains

          – Static and/or dynamic assignment of crypto-execution units via an integrated controller

          – Buffer size of 256 Bytes for each execution unit, with flow control for large data sizes

          ? High-performance RISC CPM

          — Two full-duplex fast communications controllers (FCCs) that support the following protocol:

          – IEEE Std 802.3?/Fast Ethernet (10/100)

          — Serial peripheral interface (SPI) support for master or slave

          — I2C bus controller

          — General-purpose parallel ports—16 parallel I/O lines with interrupt capability

          ? 256 Kbytes of on-chip memory

          — Can act as a 256-Kbyte level-2 cache

          — Can act as a 256-Kbyte or two 128-Kbyte memory-mapped SRAM arrays

          — Can be partitioned into 128-Kbyte L2 cache plus 128-Kbyte SRAM

          — Full ECC support on 64-bit boundary in both cache and SRAM modes

          — SRAM operation supports relocation and is byte-accessible

          — Cache mode supports instruction caching, data caching, or both

          — External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing).

          — Eight-way set-associative cache organization (1024 sets of 32-byte cache lines)

          — Supports locking the entire cache or selected lines

          – Individual line locks set and cleared through Book E instructions or by externally mastered transactions

          — Global locking and flash clearing done through writes to L2 configuration registers

          — Instruction and data locks can be flash cleared separately

          — Read and write buffering for internal bus accesses (Continue....)

          產(chǎn)品屬性

          • 型號:

            MPC8541EVTAPF

          • 功能描述:

            微處理器 - MPU PQ 37 LITE 8555E

          • RoHS:

          • 制造商:

            Atmel

          • 處理器系列:

            SAMA5D31

          • 核心:

            ARM Cortex A5

          • 數(shù)據(jù)總線寬度:

            32 bit

          • 最大時鐘頻率:

            536 MHz

          • 程序存儲器大小:

            32 KB 數(shù)據(jù) RAM

          • 大?。?/span>

            128 KB

          • 接口類型:

            CAN, Ethernet, LIN, SPI,TWI, UART, USB

          • 工作電源電壓:

            1.8 V to 3.3 V

          • 最大工作溫度:

            + 85 C

          • 安裝風(fēng)格:

            SMD/SMT

          • 封裝/箱體:

            FBGA-324

          供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
          FREESCALE
          22+
          FCPBGA78329S
          2000
          原裝現(xiàn)貨庫存.價格優(yōu)勢
          詢價
          FREESCALE
          2447
          BGA
          100500
          一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
          詢價
          TDK
          25+
          SMD
          49323
          詢價
          恩XP
          23+
          BGA
          8000
          只做原裝現(xiàn)貨
          詢價
          Freescale
          BGA
          5350
          一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
          詢價
          FREESCALE
          23+24
          BGA
          26985
          優(yōu)勢渠道商.原裝原標(biāo)原盤.提供BOM一站式配單
          詢價
          Freescale(飛思卡爾)
          25+
          封裝
          500000
          源自原廠成本,高價回收工廠呆滯
          詢價
          BROADCOM
          24+
          BGA
          37935
          鄭重承諾只做原裝進口現(xiàn)貨
          詢價
          FREESCALE
          24+
          65200
          詢價
          恩XP
          25+
          783-BBGA FCBGA
          9350
          獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證
          詢價
            <strong id="5lvfi"><dl id="5lvfi"></dl></strong>

              • <tfoot id="5lvfi"><menuitem id="5lvfi"></menuitem></tfoot>
                <th id="5lvfi"><progress id="5lvfi"></progress></th>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                  <strong id="5lvfi"><form id="5lvfi"></form></strong>
                1. <del id="5lvfi"></del>
                  可以看的毛片 | 久久中文精品 | 黄色视频网站在线免费看 | 亚州无码专区 | 大香蕉美女啪啪啪视频 |