<thead id="6dxzi"><s id="6dxzi"></s></thead>

    <strike id="6dxzi"><object id="6dxzi"><label id="6dxzi"></label></object></strike>

      <track id="6dxzi"><b id="6dxzi"></b></track>
    <th id="6dxzi"><input id="6dxzi"></input></th>

    <i id="6dxzi"><nobr id="6dxzi"></nobr></i>

    首頁>DS90CF388>規(guī)格書詳情

    DS90CF388中文資料+3.3V 雙像素 LVDS 顯示接口 (LDI)-SVGA/QXGA 接收器數(shù)據(jù)手冊TI規(guī)格書

    PDF無圖
    廠商型號

    DS90CF388

    參數(shù)屬性

    DS90CF388 封裝/外殼為100-TQFP;包裝為卷帶(TR);類別為集成電路(IC)的專用;產(chǎn)品描述:IC INTERFACE SPECIALIZED 100TQFP

    功能描述

    +3.3V 雙像素 LVDS 顯示接口 (LDI)-SVGA/QXGA 接收器
    IC INTERFACE SPECIALIZED 100TQFP

    封裝外殼

    100-TQFP

    制造商

    TI Texas Instruments

    中文名稱

    德州儀器

    數(shù)據(jù)手冊

    原廠下載下載地址下載地址二

    更新時(shí)間

    2026-1-22 22:58:00

    人工找貨

    DS90CF388價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

    DS90CF388規(guī)格書詳情

    描述 Description

    The DS90C387/DS90CF388 transmitter/receiver pair is designed to support dual pixel data transmission between Host and Flat Panel Display up to QXGA resolutions. The transmitter converts 48 bits (Dual Pixel 24-bit color) of CMOS/TTL data into 8 LVDS (Low Voltage Differential Signalling) data streams. Control signals (VSYNC, HSYNC, DE and two user-defined signals) are sent during blanking intervals. At a maximum dual pixel rate of 112MHz, LVDS data line speed is 672Mbps, providing a total throughput of 5.38Gbps (672 Megabytes per second). Two other modes are also supported. 24-bit color data (single pixel) can be clocked into the transmitter at a maximum rate of 170MHz. In this mode, the transmitter provides single-to-dual pixel conversion, and the output LVDS clock rate is 85MHz maximum. The third mode provides inter-operability with FPD-Link devices. The LDI chipset is improved over prior generations of FPD-Link devices and offers higher bandwidth support and longer cable drive with three areas of enhancement. To increase bandwidth, the maximum pixel clock rate is increased to 112 (170) MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI (Inter-Symbol Interference). With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of the cable. A cable deskew capability has been added to deskew long cables of pair-to-pair skew of up to +/?1 LVDS data bit time (up to 80 MHz Clock Rate). These three enhancements allow cables 5+ meters in length to be driven. This chipset is an ideal means to solve EMI and cable size problems for high-resolution flat panel applications. It provides a reliable interface based on LVDS technology that delivers the bandwidth needed for high-resolution panels while maximizing bit times, and keeping clock rates low to reduce EMI and shielding requirements. For more details, please refer to .

    特性 Features

    ? Complies with OpenLDI Specification for Digital Display Interfaces
    ? 32.5 to 112/170MHz Clock Support for DS90C387, 40 to 112MHz Clock Support for DS90CF388
    ? Supports SVGA through QXGA Panel Resolutions
    ? Drives Long, Low Cost Cables
    ? Up to 5.38Gbps Bandwidth
    ? Pre-Emphasis Reduces Cable Loading Effects
    ? DC Balance Data Transmission Provided by Transmitter Reduces ISI Distortion
    ? Cable Deskew of +/?1 LVDS Data Bit Time (up to 80 MHz Clock Rate) of Pair-to-Pair Skew at Receiver Inputs; Intra-Pair Skew Tolerance of 300ps
    ? Dual Pixel Architecture Supports Interface to GUI and Timing Controller; Optional Single Pixel Transmitter Inputs Support Single Pixel GUI Interface
    ? Transmitter Rejects Cycle-to-Cycle Jitter
    ? 5V Tolerant on Data and Control Input Pins
    ? Programmable Transmitter Data and Control Strobe Select (Rising or Falling Edge Strobe)
    ? Backward Compatible Configuration Select with FPD-Link
    ? Optional Second LVDS Clock for Backward Compatibility w/ FPD-Link
    ? Support for Two Additional User-Defined Control Signals in DC Balanced Mode
    ? Compatible with ANSI/TIA/EIA-644-1995 LVDS Standard

    簡介

    DS90CF388屬于集成電路(IC)的專用。由TI制造生產(chǎn)的DS90CF388專用該系列產(chǎn)品可提供所需的功能,用以將信息源/信宿連到各種復(fù)雜或范圍狹窄應(yīng)用中的傳感器、變送器、致動(dòng)器、傳輸介質(zhì)或其他此類端點(diǎn)。例如,汽車安全氣囊驅(qū)動(dòng)器、車身控制和信息娛樂總線、自適應(yīng)電纜均衡器、智能卡等等。

    技術(shù)參數(shù)

    更多
    • 產(chǎn)品編號:

      DS90CF388AVJDX/NOPB

    • 制造商:

      Texas Instruments

    • 類別:

      集成電路(IC) > 專用

    • 包裝:

      卷帶(TR)

    • 電壓 - 供電:

      3V ~ 3.6V

    • 封裝/外殼:

      100-TQFP

    • 供應(yīng)商器件封裝:

      100-TQFP(14x14)

    • 安裝類型:

      表面貼裝型

    • 描述:

      IC INTERFACE SPECIALIZED 100TQFP

    供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
    NSC
    2016+
    TQFP100
    8880
    只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
    詢價(jià)
    NSC
    24+
    QFP
    20000
    全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅!!
    詢價(jià)
    NSC
    23+
    BGAQFP
    8659
    原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢.
    詢價(jià)
    NSC
    25+
    QFP
    2987
    只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
    詢價(jià)
    NS
    25+
    SOP-8
    18000
    原廠直接發(fā)貨進(jìn)口原裝
    詢價(jià)
    TI
    24+
    SMD
    85450
    TI一級代理商原裝進(jìn)口現(xiàn)貨
    詢價(jià)
    國半
    23+
    QFP100
    2800
    絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購!
    詢價(jià)
    NSC
    23+
    100-TQFP
    65480
    詢價(jià)
    TI
    25+
    TQFP100
    370
    百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
    詢價(jià)
    NS/國半
    25+
    QFP
    15000
    一級代理原裝現(xiàn)貨
    詢價(jià)

    <thead id="6dxzi"><s id="6dxzi"></s></thead>

      <strike id="6dxzi"><object id="6dxzi"><label id="6dxzi"></label></object></strike>

        <track id="6dxzi"><b id="6dxzi"></b></track>
      <th id="6dxzi"><input id="6dxzi"></input></th>

      <i id="6dxzi"><nobr id="6dxzi"></nobr></i>
      免费看h网站 | 骚逼网站| 日韩精品六区 | 国产日批视频免费观看 | 亚洲欧美色图另类 | 一区二区这里只有精品 | 天天干天天日一本着 | 麻豆精品秘 国产 | 操大骚逼 | 国产精品久久久久久久久久王安宇 |