首頁>CD74AC112E.A>規(guī)格書詳情
CD74AC112E.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
CD74AC112E.A規(guī)格書詳情
AC Types Feature 1.5-V to 5.5-V Operation
and Balanced Noise Immunity at 30% of the
Supply Voltage
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
±24-mA Output Drive Current
– Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and
is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by tying J and K high.
| 供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
|---|---|---|---|---|---|---|---|
Texas Instruments |
25+ |
16-SOIC |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
TI/德州儀器 |
23+ |
SOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
TI |
22+ |
16DIP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
Rochester |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價 | ||
Harris Corporation |
24+25+ |
16500 |
全新原廠原裝現(xiàn)貨!受權(quán)代理!可送樣可提供技術(shù)支持! |
詢價 | |||
TI |
23+ |
16-SOIC |
65600 |
詢價 | |||
TI/德州儀器 |
22+ |
SOIC |
18000 |
原裝正品 |
詢價 | ||
TI(德州儀器) |
24+ |
SOIC-16 |
690000 |
代理渠道/支持實單/只做原裝 |
詢價 | ||
24+ |
N/A |
70000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
TEXAS INSTRUMENTS |
23+ |
SOIC16 |
9600 |
全新原裝正品!一手貨源價格優(yōu)勢! |
詢價 |


