| 型號(hào) | 下載 訂購(gòu) | 功能描述 | 制造商 上傳企業(yè) | LOGO |
|---|---|---|---|---|
CD54AC109 | Dual J-K Flip-Flop with Set and Reset Description The CD54AC109/3A and CD54ACT109/3A are dual “J-K” flip-flops with set and reset that utilize the Harris Advanced CMOS Logic technology. These flip-flops have independent J, K, Set, Reset and Clock inputs and Q and Q outputs. The CD54AC109/3A and CD54ACT109/3A changes state on the posi 文件:10.39 Kbytes 頁(yè)數(shù):1 Pages | INTERSIL | INTERSIL | |
CD54AC109 | CDx4AC109 Dual J-K Positive-Edge-Triggered Flip-flops with Clear and Preset 1 Features ? AC types feature 1.5V to 5.5V operation and balanced noise immunity at 30% of the supply voltage ? Speed of bipolar F, AS, and S, with significantly reduced power consumption ? Balanced propagation delays ? ±24mA output drive current – Fanout to 15 F devices ? SCR-latchup 文件:1.09024 Mbytes 頁(yè)數(shù):22 Pages | TI 德州儀器 | TI | |
CD54AC109 | DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET 文件:541.62 Kbytes 頁(yè)數(shù):15 Pages | TI 德州儀器 | TI | |
CD54AC109 | DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET 文件:346.39 Kbytes 頁(yè)數(shù):12 Pages | TI 德州儀器 | TI | |
CD54AC109 | Dual j-k Flip-Flop with Set and Reset 文件:228.31 Kbytes 頁(yè)數(shù):8 Pages | TI 德州儀器 | TI | |
CD54AC109 | 具有設(shè)置和復(fù)位端的雙路正邊沿觸發(fā)式 J-K 觸發(fā)器 The ?AC109 devices contain two independent J-K\\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K\\ inputs meeting the ? AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage\n? Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption\n? Balanced Propagation Delays\n? ±24-mA Output Drive Current \n? Fanout to 15 F Devices\n \n? SCR-Latchup-Resistant; | TI 德州儀器 | TI | |
絲?。?a target="_blank" title="Marking" href="/cd54ac109f3a/marking.html">CD54AC109F3A;Package:CDIP;CDx4AC109 Dual J-K Positive-Edge-Triggered Flip-flops with Clear and Preset 1 Features ? AC types feature 1.5V to 5.5V operation and balanced noise immunity at 30% of the supply voltage ? Speed of bipolar F, AS, and S, with significantly reduced power consumption ? Balanced propagation delays ? ±24mA output drive current – Fanout to 15 F devices ? SCR-latchup 文件:1.09024 Mbytes 頁(yè)數(shù):22 Pages | TI 德州儀器 | TI | ||
絲?。?a target="_blank" title="Marking" href="/cd54ac109f3a/marking.html">CD54AC109F3A;Package:CDIP;CDx4AC109 Dual J-K Positive-Edge-Triggered Flip-flops with Clear and Preset 1 Features ? AC types feature 1.5V to 5.5V operation and balanced noise immunity at 30% of the supply voltage ? Speed of bipolar F, AS, and S, with significantly reduced power consumption ? Balanced propagation delays ? ±24mA output drive current – Fanout to 15 F devices ? SCR-latchup 文件:1.09024 Mbytes 頁(yè)數(shù):22 Pages | TI 德州儀器 | TI | ||
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET 文件:541.62 Kbytes 頁(yè)數(shù):15 Pages | TI 德州儀器 | TI | ||
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET 文件:541.62 Kbytes 頁(yè)數(shù):15 Pages | TI 德州儀器 | TI |
技術(shù)參數(shù)
- Technology Family:
AC
- Supply voltage (Min) (V):
1.5
- Supply voltage (Max) (V):
5.5
- Input type:
LVTTL/CMOS
- Output type:
Push-Pull
- Clock Frequency (MHz):
100
- ICC (Max) (uA):
80
- IOL (Max) (mA):
-24
- IOH (Max) (mA):
24
- Features:
Balanced outputs
| 供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
|---|---|---|---|---|---|---|---|
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu) |
詢價(jià) | |||
TI |
23+ |
CDIP |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價(jià) | |||
TI |
16+ |
CDIP |
10000 |
原裝正品 |
詢價(jià) | ||
H |
23+ |
DIP |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
CDIP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TI |
DIP |
23 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | |||
TI/德州儀器 |
24+ |
CDIP |
1500 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
詢價(jià) | ||
TI |
23+ |
CDIP |
7520 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
H |
QQ咨詢 |
DIP |
64 |
全新原裝 研究所指定供貨商 |
詢價(jià) |
相關(guān)規(guī)格書
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074
相關(guān)庫(kù)存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074

